77范文网 - 专业文章范例文档资料分享平台

IDT70T3589S-133BFI中文资料(6)

来源:网络收集 时间:2020-12-29 下载这篇文档 手机版
说明:文章内容仅供预览,部分内容可能不全,需要完整文档或者需要复制内容,请下载word后使用。下载word有问题请添加微信号:或QQ: 处理(尽可能给您提供完整文档),感谢您的支持与谅解。点击这里给我发消息

元器件交易网http://www.77cn.com.cn

Pin Names

Left PortCE0L, CE1LR/WLOELA0L - A17L(6)I/O0L - I/O35LCLKLPL/FTLADSLCNTENLREPEATLBE0L - BE3L

VDDQLOPTLZZL

VDDVSSTDI(5)TDO(5)TCK(5)TMS(5)TRST(5)

INTLCOLL

INTRCOLRRight PortCE0R, CE1RR/WROERA0R - A17R(6)I/O0R - I/O35RCLKRPL/FTRADSRCNTENRREPEATRBE0R - BE3R

VDDQROPTRZZR

Names

Chip Enables (Input)(7)Read/Write Enable (Input)Output Enable (Input)Address (Input)Data Input/OutputClock (Input)

Pipeline/Flow-Through (Input)Address Strobe Enable (Input)Counter Enable (Input)Counter Repeat(3)

Byte Enables (9-bit bytes) (Input)(7)Power (I/O Bus) (3.3V or 2.5V)(1) (Input)Option for selecting VDDQX(1,2) (Input)Sleep Mode pin(4) (Input)Power (2.5V)(1) (Input)Ground (0V) (Input)Test Data InputTest Data Output

Test Logic Clock (10MHz) (Input)Test Mode Select (Input)

Reset (Initialize TAP Controller) (Input)Interrupt Flag (Output)Collision Alert (Output)

5666 tbl 01

NOTES:

1.VDD, OPTX, and VDDQX must be set to appropriate operating levels prior toapplying inputs on the I/Os and controls for that port.

2.OPTX selects the operating voltage levels for the I/Os and controls on that port.

If OPTX is set to VDD (2.5V), then that port's I/Os and controls will operate at 3.3Vlevels and VDDQX must be supplied at 3.3V. If OPTX is set to VSS (0V), then thatport's I/Os and address controls will operate at 2.5V levels and VDDQX must besupplied at 2.5V. The OPT pins are independent of one another—both ports canoperate at 3.3V levels, both can operate at 2.5V levels, or either can operateat 3.3V with the other at 2.5V.

3.When REPEATX is asserted, the counter will reset to the last valid address loaded

via ADSX.

4.The sleep mode pin shuts off all dynamic inputs, except JTAG inputs, when

asserted. All static inputs, i.e., PL/FTx and OPTx and the sleep mode pinsthemselves (ZZx) are not affected during sleep mode. It is recommended thatboundry scan not be operated during sleep mode.

5.Due to limited pin count, JTAG is not supported in the DR-208 package.6.Address A17x is a NC for the IDT70T3599. Also, Addresses A17x and A16x areNC's for the IDT 70T3589.

7.Chip Enables and Byte Enables are double buffered when PL/FT = VIH, i.e., thesignals take two cycles to deselect.

百度搜索“77cn”或“免费范文网”即可找到本站免费阅读全部范文。收藏本站方便下次阅读,免费范文网,提供经典小说综合文库IDT70T3589S-133BFI中文资料(6)在线全文阅读。

IDT70T3589S-133BFI中文资料(6).doc 将本文的Word文档下载到电脑,方便复制、编辑、收藏和打印 下载失败或者文档不完整,请联系客服人员解决!
本文链接:https://www.77cn.com.cn/wenku/zonghe/1173814.html(转载请注明文章来源)
Copyright © 2008-2022 免费范文网 版权所有
声明 :本网站尊重并保护知识产权,根据《信息网络传播权保护条例》,如果我们转载的作品侵犯了您的权利,请在一个月内通知我们,我们会及时删除。
客服QQ: 邮箱:tiandhx2@hotmail.com
苏ICP备16052595号-18
× 注册会员免费下载(下载后可以自由复制和排版)
注册会员下载
全站内容免费自由复制
注册会员下载
全站内容免费自由复制
注:下载文档有可能“只有目录或者内容不全”等情况,请下载之前注意辨别,如果您已付费且无法下载或内容有问题,请联系我们协助你处理。
微信: QQ: