东北大学本科毕业设计(论文) 参考文献
参考文献
1. Li-Shuuan Peh.A Delay Model and Speculative Architecture for Pipelined Routers.In
Proceedings of the 7th International Symposium on High-Performance Computer Architecture, Jan. 22-24, 2001, Monterrey, Mexico, pp. 255-266.
2. JongmanKim.ChrysostomosNicopoulos.DongkookPark.VijaykrishnanNarayanan.Mazin
S. Yousif.Chita R. Das .A Gracefully Degrading and Enerrgy-Efficient Modular Router Architecture for On-Chip Networks. Dept. of CSE, The Pennsylvania State University Corporate Technology Group, Intel Corp.University Park, PA 16802 Hillsboro, OR 97124.
3. Jongman Kim Dongkook Park T. Theocharides N. Vijaykrishnan Chita R. Das.A Low
Latency Router Supporting Adaptivity for On-Chip Interconnects.Department of Computer Science and Engineering.The Pennsylvania State University.University Park, PA 16802.
4. Robert Mullins,Andrew West and Simon Moore.The Design and Implementation of a
Low-Latency On-Chip Network.Computer Laboratory, University of Cambridge. 5. Robert Mullins,Andrew West and Simon Moore.Low-Latency Virtual-Channel Routers
for On-Chip Networks.Computer Laboratory, University of Cambridge.William Gates Building, JJ Thomson Avenue, Cambridge CB3 0FD, UK
6. C. J. Glass, L. M. Ni. The Turn Model for Adaptive Routing. The 19th Annual
International Symposium on Compter Architecture, pp. 278-287, 1992.
7. W. J. Dally, C. L. Seitz. Deadlock-Free Message Routing in Multiprocessor
Interconnection Networks. IEEE Transactions on Computer, pp. 547-553, May 1987. 8. W. J. Dally, C. L. Seitz. Deadlock-Free Message Routing in Multiprocessor
Interconnection Networks. IEEE Transactions on Computer, pp. 547-553, May 1987. 9. P. Huang,W. Hwang. An Adaptive Congestion-Aware Routing Algorithm for Mesh
Network-on-chip Platform. IEEE International System on Chip Conference, pp. 375-378, Sep. 2009.
10. X. Duan, D. Zhang, X. Sun. Routing Schemes of an Irregular Mesh-Based NoC.
International Conference on Networks Security, Wireless Communications and Trusted Computing, pp. 572-575, Apr. 2009.
11. W. Jang, D. Z. Pan. An SDRAM-Aware Router for Networks-on-Chip. In Annual ACM
IEEE Design Automation Conference, pp. 800-805, Jul. 2009.
34
东北大学本科毕业设计(论文) 致谢
12. H. Yoo, K. Lee, J. Kim. Low-Power NoC for High-Performance SoC Design. CRC Press.
2008.
13. H. Wang, L. Peh, S. Malik. A Technology-Aware and Energy-Oriented Topology
Exploration for on Chip Networks. Design, Automation and Test in Europe, pp. 1238-1243, Mar. 2005.
14. LIU Yan-hua,LIU Jing,LAI Zong-sheng,JING Wei-ping.1.Institute of Microelectronics
Circuit & System,East Chian Normal University,Shanghai 200062,China.
15. 王诚,薛小刚,钟信潮。FPGA/CPLD设计工具ISE使用详解[M],北京:人民邮电
出版社,2005,1-478。
16. J.Bhasker。Verilog HDL综合使用教程[M],北京:清华大学出版社,2004,1-8。 17. 王毅平,张振荣。VHDL编程与仿真[M],北京:人民邮电出版社,2000,75-139。 18. 林敏,方颖立欧阳一鸣,董少周,梁华国.基于2D Mesh的NoC路由算法设计与仿
真.合肥工业大学计算机与信息学院,合肥,230009
19. 李景华,杜玉远.可编程逻辑器件与EDA技术[M],沈阳:东北大学出版社,2000,
68-182.
20. 张亮.数字电路设计与VerilogHDL[M],北京:人民邮电出版社,2000,11-36。 21. VHDL数字系统设计与高层次综合[M],北京:电子工业出版社,2002,1-132。
35
东北大学本科毕业设计(论文) 致谢
致谢
在整个毕业设计期间,首先我要感谢我的导师邓庆绪老师,邓老师平时很忙碌,但仍抽出宝贵的时间对我的毕业设计和论文进行指导,让我开阔了视野,明确了方向,增长了专业知识。
在这里我还要特别感谢我的金曦师姐,是她帮我明确了各个阶段的工作,并指导我解决了毕业设计中的很多难题以及毕业论文的基本结构。当我对我的毕业设计感到迷茫时,金曦师姐不但给予了我莫大的鼓励,而且耐心的给我解答我的疑问和论文中的不足之处。
同时感谢实验室的所有师兄师姐,他们在每周例会上给我们做的学术报告,使我从中学到了很多专业领域的新知识并了解了专业领域的新方向,得到了很多灵感。
最后,感谢为了支持我的学业不辞劳苦的父母,是他们在默默的支持着我向着美好的未来前行。
在这里,祝愿我的母校东北大学越来越好,祝愿我们的RTES实验室越来越好,同时也祝愿我的读研之路走得忙碌而有意义。
36
百度搜索“77cn”或“免费范文网”即可找到本站免费阅读全部范文。收藏本站方便下次阅读,免费范文网,提供经典小说教育文库片上网络路由器IP核的设计与实现(9)在线全文阅读。
相关推荐: